# [EDA 与 VHDL 实验报告] [16位 CPU 设计]

# 16 位 cpu 设计

# 一、 顶层系统设计

# 1.1 组成结构

CPU 的结构如图所示。这是一个采用单总线系统架构的复杂指令系统结构的 16 位 CPU。处理器包含了各种基本器件模块。他们是 8 个 16 位的寄存器 reg0~ reg7、一个运算器 ALU、一个移位寄存器 Shifter、一个程序计数器 PortCnt、 一个指令寄存器 InstrReg、一个比较器 Comp、一个地址寄存器 Addreg、和一个控制单元 Control。这些模块公共用一组 16 位的三台数据总线。



系统采用自顶向下的方法进行设计。顶层设计由微处理器和存储器通过一组双向数据总 线连接,它们由一组地址总线和一些控制总线组成。处理器从外存储器中读取指令,并通过 执行这些指令来运行程序。这些指令存储在指令寄存器中,并由控制单元译码。控制单元使 得相应的信号互相作用,并使处理单元执行这些指令。

### 1.2. 指令系统设计

在设计处理器时首先要确定 Cpu 具有哪些功能,并针对这些功能采用哪些指令,然后确定指令的格式。为了使设计的 CPU 具有基本的运算功能,指令将设计成以下形式,可以分为如下几类.

- 装载指令: 指令从其他寄存器或存储器装载数据或是立刻赋值。
- 存储指令: 指令存储寄存器的值写到存储器
- 分支指令: 指令使处理器转到其它地址,一些分支指令为条件转移,另外一些为 无条件转移
- 移位指令: 这些指令用移位寄存器单元执行移位操作,实现数据传递

# 1.2.1 指令格式

所有的指令都包含五位操作码。

单字节指令在低 6 位指令中包含两个 3 位寄存器,一个是源操作数寄存器,另一个是目的操作数寄存器。

双字节指令中,第一个字节中包含目标寄存器的地址,第二个字节中包含了指令地址或者操作数。

# 指令格式如下:

# (1) 单字指令

指令的高五位是操作码,低六位是源操作数寄存器和目的操作数寄存器。指令码格式如下

| Opcode 操作码 |    |    |    |    | 源操作数 目的操 |   | 的操作 | F数 |   |   |
|------------|----|----|----|----|----------|---|-----|----|---|---|
| 15         | 14 | 13 | 12 | 11 | 5        | 4 | 3   | 2  | 1 | 0 |

# (2) 双字指令

第一个字中包含目标寄存器的地址,第二个字中包含了指令地址或者操作数。

# 1.2.2 指令操作码

操作码功能表

|       | 操作码功能表    |              |
|-------|-----------|--------------|
| 操作码   | 指令        | 功能           |
| 00000 | NOP       | 空操作          |
| 00001 | LOAD      | 装载数据到寄存器     |
| 00010 | STORE     | 将寄存器的数据存入存储器 |
| 00011 | MOVE      | 在寄存器之间传送操作数  |
| 00100 | LOAD1     | 将立即数装入寄存器    |
| 00101 | BRANCHI   | 转移到由立即数指定的地址 |
| 00110 | BRANCHGTI | 大于是转移到立即数指定的 |
|       |           | 地址           |
| 00111 | INC       | 加1指令         |
| 01000 | DEC       | 减1指令         |
| 01001 | AND       | 两个寄存器与操作     |
| 01010 | OR        | 两个寄存器或操作     |
| 01011 | XOR       | 两个寄存器异或操作    |
| 01100 | NOT       | 寄存器求反        |
| 01101 | ADD       | 两个寄存器加运算     |
| 01110 | SUB       | 两个寄存器减运算     |
| 01111 | ZERO      | 寄存器清零        |
| 10000 | BRANCHLTI | 小于时转移到由立即数指定 |
|       |           | 的地址          |
| 10001 | BRANCHLT  | 小于时转移        |
| 10010 | BRANCHNEQ | 不等于时转移       |
| 10011 | BRANCHQI  | 转移到立即数指定的地址  |
| 10100 | BRANCHGT  | 大于时转移        |
| 10101 | BRANCH    | 无条件转移        |
| 10110 | BRANCHEQ  | 等于时转移        |
|       |           |              |

| 10111 | BRANCHQI    | 等于时转移到立即地址   |
|-------|-------------|--------------|
| 11000 | BRANCHELTEI | 小于等于时转移到立即地址 |
| 11001 | BRANCHLTE   | 小于等于时转移      |
| 11010 | SHL         | 向左逻辑移位       |
| 11011 | SHR         | 向右逻辑移位       |
| 11100 | ROTR        | 循环右移         |
| 11101 | ROTL        | 循环左移         |

### 1.3. 顶层结构的 VHDL 设计

# CPU 原件的 VHDL 描述

CPU\_LIB.VHDL 用来说明连接各个原件之间的信号类型。描述了多个用于规定运算器功能、移位寄存操作和用于 CPU 控制的状态的类型。

### CPU LIB.VHDL

```
library IEEE;
use IEEE.std_logic_1164.all;
use IEEE.std_logic_arith.all;
package cpu_lib is
type t_shift is (shftpass, shl, shr, rotl, rotr);
subtype t alu is unsigned(3 downto 0);
constant alupass : unsigned(3 downto 0): "0000";
constant andOp : unsigned(3 downto 0): "0001";
constant orOp : unsigned(3 downto 0): "0010";
constant notOp : unsignde(3 downto 0): "0011";
constant xorOp : unsigned(3 downto 0): "0100";
constant plus : unsignde(3 downto 0): "0101";
constant alusub : unsigned(3 downto 0): "0110";
constant inc : unsignde(3 downto 0): "0111";
constant dec : unsigned(3 downto 0): "1000";
constant zero : unsignde(3 downto 0): "1001";
type t_comp is (eq, neq, gt, gte, lt, lte);
type state is (reset1, reset2, reset3, reset4, reset5, reset6, execute, nop,
load, store, move, load2, load3, load4, store2, store3, store4, move2, move3,
move4, incPc, bgtI3, bgtI4, bgtI5, bgtI6, bgtI7, bgtI8, bgtI9, bgtI10, braI2,
braI3, braI4, braI5, braI6, loadI2, loadI3, loadI4, loadI5, loadI6, inc3,
inc4);
subtype bit16 is std_logic_vector(15 downto 0);
end cpu_lib;
```

# 二、 CPU 部件设计

# 2.1. 算术逻辑单元 ALU

ALU 实体结构如下:

```
alu

a[15..0] c[15..0]

b[15..0]

sel[3..0]

inst
```

VHDL 代码:

```
library IEEE;
use IEEE.std logic 1164.all;
use IEEE.std_logic_unsigned.all;
use work.cpu_lib.all;
entity alu is
port(a , b: in bit16;
sel : in t_alu;
c: out bit16
);
end alu;
architecture rtl of alu is
begin
aluproc: process(a, b, sel)
begin
    case sel is
       when alupass => c<=a after 1 ns; --"0000"
       when andOp => c<=a and b after 1 ns;--"0001"
       when orOp => c<=a or b after 1 ns ;--"0010"
       when xorOp => c<=a xor b after 1 ns;
       when notOp => c<= not a after 1 ns;
       when plus => c<=a + b after 1 ns;
       when alusub => c<=a - b after 1 ns;
       when inc => c<=a + "00000000000001" after 1 ns;
       when dec => c<=a - "00000000000001" after 1 ns;
       when zero => c<="00000000000000" after 1 ns;
       when others => c<="0000000000000" after 1 ns;
    end case;
end process;
end rtl;
```

### 仿真结果:

| Master T    | ime Bar:   |                     | 17.5 ns         | Pointer:        |             | 2.48 us         | Interval:           | 2.46 us               | Start:               |         |
|-------------|------------|---------------------|-----------------|-----------------|-------------|-----------------|---------------------|-----------------------|----------------------|---------|
|             | Name       | Value at<br>17.5 ns | 0 ps<br>17.5 ns | 1.28 us         | 2.56 us     | 3.84 us         | 5. 12 us            | 6. 4 <sub>1</sub> us  | 7.68 us              | 8. 96   |
| <b>₽</b> 0  | ∄ sel      | B 0000              | 0000 X 000      | X 0010 X 0011 X | 0100 (0101) | 0110 (0111 (10  | 000 ( 1001 ( 1010 ) | (1011   (1100   (1101 | X 1110 X 1111 X 0000 | 0001    |
| <b>ॐ</b> 5  | ± a        | Н 1234              |                 |                 |             |                 |                     | 1234                  |                      |         |
| <b>₽</b> 22 | <b>⊕</b> Ъ | H 5422              |                 | 5422            |             |                 | 4420                | X                     | 1039                 |         |
| € 39        | <b>∄</b> c | Н 1234              | 1234 🗶 102      | X 5636 X EDCB X | 4616 ( 6656 | CE14 X 1235 X 1 | 233 🗶 0000 🗶        | 0000                  | <b>X</b> 123         | 4 (1030 |

### 2.2. 比较器 COMP

比较器的实体名为 COMP。实体 COMP 比较两个值,输出结果为 I 或 O,取决于比较对象的类型和值。比较器结构如图 6-10 所示,比较器的运算类型说明列于表 6-7 中。比较器的运算类型决定于选择输入控制信号 sel 的值。例如,欲比较输入端口 A 和 B 的值是否相等,须先将 EQ 传到端口 sek,这时如果 A 和 B 的值相等,则 COMPOUT 的值为 I;如果不相等,则为 O。

比较器实体结构:



## VHDL 代码:

```
library IEEE;
        use IEEE. std_logic_1164 . all;
        use IEEE. std_logic_arith . all;
        use IEEE . std_logic_unsigned. all ;
        use work. cpu_lib. all;
entity comp is
     port(
     a, b : in bit16;
     sel : in t_comp;
     compout: out std_logic) ;
end comp;
architecture rtl of comp is
begin
compproc: process (a, b, sel)
begin
case sel is
    when eq => if a = b then compout <= '1' after 1 ns ;
        else compout<='0' after 1 ns ;</pre>
        end if;
    when neq => if a /= b then compout <= '1' after 1 ns;
```

```
else compout <= '0' after 1 ns ;</pre>
        end if;
    when gt=> if a > b then compout <= '1' after 1 ns;
        else compout<= '0' after 1 ns ;</pre>
        end if;
    when gte => if a >= b then compout <= '1' after 1 ns;
        else compout <= '0' after 1 ns ;</pre>
        end if;
    when lt => if a < b then compout <= '1' after 1 ns ;
        else compout <= '0' after 1 ns ;</pre>
        end if;
    when lte => if a <= b then compout <= '1' after 1 ns ;
        else compout <= '0' after 1 ns ;</pre>
        end if;
end case ;
 end process;
end rtl;
```

### 比较器 RTL 图



图 2.2.1 比较器 RTL 图

### 仿真结果:



图 2.2.2 比较器时序仿真结果

### 2.3. 控制器 CONTROL

实体控制器提供必要的信号连线,使得数据流完全通过 CPU,达到预期的功能。结构体包含一个状态机,这个状态机根据当前的状态和输入的信号值,输出更新后的状态。之中,输入信号有: 指令信号 instrReg[15..0]、比较器输出状态、存储器就绪信号 ready 和 CPU 复位信号 reset。

输出信号时对指令 instrReg[15..0]译码以后,对 CPU 所有组成部件按指令要求进行操作所需的控制信号。

VHDL 程序:

```
library ieee;
use IEEE.std_logic_1164.all;
use work.cpu_lib.all;
entity control is
          clock, reset, ready, compout: in
port(
std_logic;
          instrReg: in bit16;
         progCntrWr, progCntrRd, addrRegWr,
addrRegRd, outRegWr, outRegRd: out std_logic;
          shiftSel: out t_shift;
          aluSel: out t_alu;
          compSel: out t_comp;
          opRegRd, opRegWr, instrWr, regRd,
regWr, rw, vma: out std_logic;
          regSel: out t_reg
     );
end control;
```

```
architecture rtl of control is
signal current_state, next_state: state;
begin
     nxtstateproc:
                     process(
                                 current_state,
instrReg, compout, ready )
     begin
          progCntrWr <= '0';
          progCntrRd <= '0';
          addrRegWr <= '0';
          addrRegRd <= '0';
          outRegWr <= '0';
          outRegRd <= '0';
          shiftSel <= shftpass;</pre>
          aluSel
                     <= alupass;
          compSel <= eq;
          opRegRd <= '0';
          opRegWr <= '0';
```

```
instrWr <= '0';
                                                                                next_state <= load2;</pre>
          regSel <= "000";
                                                                           when "00010" => regSel
          regRd <= '0';
                                                      <= instrReg(2 downto 0);
          regWr <= '0';
                                                                                regRd <= '1';
          rw <= '0';
                                                                                next_state <= store2;</pre>
          vma <= '0';
                                                      --store
                                                                           when "00011" => regSel
          case current_state is
                                                      <= instrReg(5 downto 3);
          when reset1 =>
               aluSel <= zero after 1 ns;
                                                                                regRd <= '1';
               shiftSel <= shftpass;</pre>
                                                                                aluSel <= alupass;</pre>
               next state <= reset2;
                                                                                shiftSel <= shftpass;</pre>
          when reset2 =>
                                                                                next_state <= move2;</pre>
               aluSel <= zero;
                                                                           when "00100" =>
               shiftSel <= shftpass;
                                                                                progCntrRd<= '1';
               outRegWr <= '1';
                                                                                alusel <= inc;
               next state <= reset3;
                                                                                shiftsel <= shftpass;
          when reset3 =>
                                                                                next_state <= loadI2;
               outregRd <= '1';
                                                                           when "00101" =>
                                                                                progcntrRd <='1';</pre>
               next_state <= reset4;</pre>
          when reset4 =>
                                                                                alusel <= inc;
               outRegRd <= '1';
                                                                                shiftsel <= shftpass;
               addrRegRd <= '1';
                                                                                next_state <= braI2;</pre>
               progCntrWr <='1';
                                                                           when "00110" =>
               addrRegWr <= '1';
                                                                                regSel <= instrReg(5
               next_state <= reset5;</pre>
                                                      downto 3);
          when reset5 =>
                                                                                regRd <= '1';
               vma <= '1';
                                                                                next_state <= bgtI2; --
                                                      BranchGTImm
               rw <= '0';
               next_state <= reset6;</pre>
                                                                           when "00111" =>
          when reset6 =>
                                                                                regSel <= instrReg(2
               vma <= '1';
                                                      downto 0);
               rw <= '0';
                                                                                regRd <= '1';
               if ready = '1' then instrWr <=
                                                                                alusel <= inc;
'1';
                                                                                shiftsel <= shftpass;
                    next_state <= execute;</pre>
                                                                                next_state <= inc2;</pre>
                    else next state <= reset6;
                                                                           when others =>
               end if:
                                                                                next_state <= incPc;</pre>
          when execute=>
                                                                      end case;
               case instrReg(15 downto 11) is
                               "00000"
                    when
next_state<= incPc; -- nop
                                                                when load2 =>
                    when "00001" \Rightarrow regSel
                                                                      regSel <= instrReg(5 downto
<= instrReg(5 downto 3);
                                                      3);
                                                                      regRd <= '1';
                          regRd <= '1';
```

```
addrRegWr <= '1';
                                                      0);
               next_state <= load3;
                                                                      regWr <= '1';
          when load3 =>
                                                                      next_state <= incPc;</pre>
               vma <= '1';
                                                                when loadI2 =>
               rw <= '0';
                                                                      progcntrRd <= '1';
               next_state <= load4;</pre>
                                                                      alusel <= inc;
          when load4 =>
                                                                      shiftsel <= shftpass;
               vma <= '1';
                                                                      outRegWr <= '1';
               rw <= '0':
                                                                      next state <= loadI3;
                                                                when loadI3 =>
               regSel <= instrReg( 2 downto
0);
                                                                     outregRd <='1':
               regWr <= '1';
                                                                     next_state <= loadI4;</pre>
               next_state <= incPc;</pre>
                                                                when loadI4 =>
          when store2 =>
                                                                      outregRd <='1';
               regsel <= instrReg(2 downto 0);</pre>
                                                                     progcntrWr <= '1';</pre>
               regRd <='1';
                                                                      addrRegWr <= '1';
               addrRegWr <= '1';
                                                                     next_state <= loadI5;</pre>
               next_state <= store3;</pre>
                                                                when loadI5 =>
          when store3 =>
                                                                      vma <= '1';
               regSel <= instrReg(5 downto
                                                                     rw <= '0';
3);
                                                                      next_state <= loadI6;</pre>
               regRd <= '1';
                                                                when loadI6 =>
               next_state <= store4;</pre>
                                                                     vma <= '1';
          when store4 =>
                                                                     rw <= '0';
               regSel <= instrReg(5 downto
                                                                      if ready = '1' then regSel <=
3);
                                                      instrReg(2 downto 0);
               regRd <= '1';
                                                                           regWr <= '1';
               vma <= '1';
                                                                           next_state <= incPc;</pre>
               rw <= '1';
                                                                      else next_state <= loadI6;
               next_state <= incPc;</pre>
                                                                      end if;
                                                                when braI2 => progcntrRd <= '1';
          when move2 =>
               regSel <= instrReg(5 downto
                                                                      alusel <= inc;
3);
                                                                     shiftsel <= shftpass;
               regRd <= '1';
                                                                      outregWr <= '1';
               aluSel <= alupass;
                                                                      next_state <= braI3;</pre>
               shiftSel <= shftpass;</pre>
                                                                when braI3 => outregRd <= '1';
               outRegRd <= '1';
                                                                      next_state <= braI4;</pre>
               next_state <= move3;
                                                                when braI4 => outregRd <= '1';
          when move3 =>
                                                                      progcntrWr <= '1';
               outRegRd <= '1';
                                                                      addrRegWr <= '1';
               next_state <= move4;
                                                                     next_state <= braI5;</pre>
          when move4 =>
                                                                when braI5 =>
               outRegRd <= '1';
                                                                     vma <= '1';
                                                                     rw <= '0';
               regSel <= instrReg(2 downto
```

```
when bgtI8 => outregRd <= '1';
               next_state <= braI6;</pre>
          when braI6 =>
                                                                     progcntrWr <= '1';
                                                                     addrregWr <= '1';
               vma <= '1';
               rw <= '0':
                                                                     next_state <= bgtI9;
               if ready = '1'
                                                               when bgtI9 \Rightarrow vma \leq '1';
                                           then
progCntrWr <= '1';</pre>
                                                                     rw <= '0';
                                                                     next_state <= bgtI10;</pre>
                    next_state <= loadPc;</pre>
               else next_state <= braI6;
                                                               when bgtI10 =>
               end if:
                                                                     vma <= '1':
                                                                     rw <= '0';
          when bgtI2 =>
               regsel <= instrReg(5 downto 3);
                                                                     if ready = '1' then progentrWr
               regRd <= '1';
                                                     <= '1'; next_state <= loadPc;
               opRegWr<= '1';
                                                                     else next_state <= bgtI10;
               next_state <= bgtI3;
                                                                     end if;
          when bgtI3 =>
                                                               when inc2 => regSel <= instrReg(2
               opRegRd <= '1';
                                                     downto 0):
               regSel <= instrReg(2 downto
                                                                     regRd <= '1';
0);
                                                                     alusel <= inc;
               regRd <= '1';
                                                                     shiftsel <= shftpass;
               compsel <= gt;
                                                                     outregWr <= '1';
               next_state <= bgtI4;
                                                                     next_state <= inc3;</pre>
          when bgtI4 =>
                                                               when inc3 => outregRd <= '1';
               opRegRd <= '1' after 1 ns;
                                                                      next_state <= inc4;</pre>
               regSel <= instrReg(2 downto
                                                               when inc4 => outregRd <= '1';
0);
                                                                     regsel <= instrReg(2 downto 0);</pre>
               regRd <= '1';
                                                                     regWr <= '1';
               compsel <= gt;
                                                                     next_state <= incPc;</pre>
               if compout = '1' then next_state
                                                               when loadPc => progcntrRd <= '1';
<= bgtI5;
                                                                     next_state <= loadPc2;</pre>
               else next_state <= incPc;
                                                               when loadPc2 => progcntrRd <=
               end if;
                                                     '1';
          when bgtI5 =>
                                                                     addrRegWr <= '1';
               progcntrRd <= '1';
                                                                     next_state <= loadPc3;</pre>
               alusel <= inc;
                                                               when loadPc3 =>
               shiftSel <= shftpass;
                                                                     vma <= '1';
               next_state <=bgtI6;</pre>
                                                                     rw \le '0';
          when bgtI6 =>
                                                                     next_state <= loadPc4;</pre>
               progcntrRd <= '1';
                                                               when loadPc4 => vma <= '1';
               alusel <= inc;
                                                                     rw <= '0';
                                                                     if ready = '1' then instrWr <=
               shiftSel <= shftpass;
               outregWr <= '1';
                                                     '1'; next_state <= execute;
               next_state <=bgtI7;
                                                                     else next_state <= loadPc4;
          when bgtI7 => outregRd <= '1';
                                                                     end if:
                                                               when incPc => progcntrRd <= '1';
               next_state <= bgtI8;
```

```
rw <= '0';
               alusel <= inc;
                                                                     if ready = '1' then instrWr <=
               shiftsel <= shftpass;
               next_state <= incPc2;</pre>
                                                      '1'; next_state <= execute;
          when incPc2 => progcntrRd <=
                                                                     else next_state <= incPc6;</pre>
'1';
                                                                     end if:
               alusel <= inc;
                                                                when others => next_state <= incPc;
               shiftsel <= shftpass;
                                                           end case;
               outregWr <= '1';
                                                      end process;
               next_state <= incPc;</pre>
          when incPc3 => outregRd <= '1';
                                                      controlffProc: process( clock, reset)
               next_state <= incPc4;</pre>
                                                      begin
          when incPc4 => outregRd <= '1';
                                                           if reset = '1' then current_state <= reset1
                                                      after 1 ns:
               progcntrWr <= '1';
               addrregWr <= '1';
                                                           elsif clock'event and clock = '1'
               next_state <= incPc5;</pre>
                                                                then current_state <= next_state
          when incPc5 =>
                                                      after 1 ns:
               vma <= '1';
                                                           end if;
               rw <= '0';
                                                      end process;
               next_state <= incPc6;</pre>
          when incPc6 =>
                                                      end rtl;
               vma <= '1';
```

控制器实体结构:



图 2.3.1 控制器实体结构

# 16 位 CPU 设计

| current_stat | destination | 转变条件                                                                                                                                            |
|--------------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------|
| е            | State       |                                                                                                                                                 |
| inc4         | incPc       |                                                                                                                                                 |
| reset1       | reset2      |                                                                                                                                                 |
| reset2       | reset3      |                                                                                                                                                 |
| reset3       | reset4      |                                                                                                                                                 |
| reset4       | reset5      |                                                                                                                                                 |
| reset5       | reset6      |                                                                                                                                                 |
| reset6       | reset6      | (!ready)                                                                                                                                        |
| reset6       | execute     | (ready)                                                                                                                                         |
| execute      | load2       | (instrReg[11]).(!instrReg[12]).(!instrReg[13]).(!instrReg[14]).(!instrReg[15])                                                                  |
| execute      | store2      | (!instrReg[11]).(instrReg[12]).(!instrReg[13]).(!instrReg[14]).(!instrReg[15])                                                                  |
| execute      | move2       | (instrReg[11]).(instrReg[12]).(!instrReg[13]).(!instrReg[14]).(!instrReg[15])                                                                   |
| execute      | incPc       | (!instrReg[11]).(!instrReg[12]).(!instrReg[13]) +                                                                                               |
|              |             | (!instrReg[11]).(!instrReg[12]).(instrReg[13]).(!instrReg[14]).(instrReg[15]) + (!instrReg[11]).(!instrReg[12]).(instrReg[13]).(instrReg[14]) + |
|              |             | (!instrReg[11]).(instrReg[12]).(!instrReg[14]).(instrReg[15]) +                                                                                 |
|              |             | (!instrReg[11]).(instrReg[12]).(instrReg[14]) +                                                                                                 |
|              |             | (instrReg[11]).(!instrReg[14]).(instrReg[15]) +                                                                                                 |
|              |             | (instrReg[11]).(instrReg[14])                                                                                                                   |
| execute      | bgtI2       | (!instrReg[11]).(instrReg[12]).(instrReg[13]).(!instrReg[14]).(!instrReg[15])                                                                   |
| execute      | bral2       | (instrReg[11]).(!instrReg[12]).(instrReg[13]).(!instrReg[14]).(!instrReg[15])                                                                   |
| execute      | loadI2      | (!instrReg[11]).(!instrReg[12]).(instrReg[13]).(!instrReg[14]).(!instrReg[15])                                                                  |
| execute      | inc2        | (instrReg[11]).(instrReg[12]).(instrReg[13]).(!instrReg[14]).(!instrReg[15])                                                                    |
| nop          | incPc       |                                                                                                                                                 |
| load         | incPc       |                                                                                                                                                 |
| store        | incPc       |                                                                                                                                                 |
| move         | incPc       |                                                                                                                                                 |
| load2        | load3       |                                                                                                                                                 |
| load3        | load4       |                                                                                                                                                 |
| load4        | incPc       |                                                                                                                                                 |
| store2       | store3      |                                                                                                                                                 |
| store3       | store4      |                                                                                                                                                 |
| store4       | incPc       |                                                                                                                                                 |

| move2   | move3   |            |
|---------|---------|------------|
| move3   | move4   |            |
| move4   | incPc   |            |
| incPc   | incPc2  |            |
| incPc2  | incPc   |            |
| incPc3  | incPc4  |            |
| incPc4  | incPc5  |            |
| incPc5  | incPc6  |            |
| incPc6  | execute | (ready)    |
| incPc6  | incPc6  | (!ready)   |
| loadPc  | loadPc2 |            |
| loadPc2 | loadPc3 |            |
| loadPc3 | loadPc4 |            |
| loadPc4 | execute | (ready)    |
| loadPc4 | loadPc4 | (!ready)   |
| bgtI2   | bgtI3   |            |
| bgtI3   | bgtI4   |            |
| bgtI4   | incPc   | (!compout) |
| bgtI4   | bgtI5   | (compout)  |
| bgtI5   | bgtI6   |            |
| bgtI6   | bgtI7   |            |
| bgtI7   | bgtI8   |            |
| bgtI8   | bgtI9   |            |
| bgtI9   | bgtI10  |            |
| bgtI10  | loadPc  | (ready)    |
| bgtI10  | bgtI10  | (!ready)   |
| bral2   | bral3   |            |
| braI3   | bral4   |            |
| bral4   | bral5   |            |
| braI5   | bral6   |            |
| bral6   | loadPc  | (ready)    |
| bral6   | bral6   | (!ready)   |
| loadI2  | loadI3  |            |
| loadI3  | loadI4  |            |
| loadI4  | loadI5  |            |
| loadI5  | loadI6  |            |
| loadI6  | incPc   | (ready)    |
| loadI6  | loadI6  | (!ready)   |
| inc2    | inc3    |            |
| inc3    | inc4    |            |

# 2.4. 寄存器与寄存器阵列

寄存器是组成时序电路的最基本单元, 在 CPU 中的寄存器常被用来暂存各种信息,如数据信息、地址信息、指令信息、控制信息等,以及与外部设备交换信息。寄存器组构成 CPU 中的工作寄存器组。

### 2.4.1. 寄存器 REG

实体 REG 用作地址寄存器和指令寄存器。这些寄存器在时钟上升沿到来时获得输入数据,使输出 Q 得到一个数据。 Reg 有三个端口,端口 A 是数据输入口; Q 是数据输出端口; clk 控制实体 REG 中数据的保存。当上升沿到来时,进程 REGPROC 启动,输入 A 传给输出 Q。

寄存器 Reg 的结构



图 2.4.1 寄存器 Reg 的实体结构与 RTL 图

REG 的 VHDL 程序:

```
library IEEE;
USE IEEE.std logic 1164.all;
use work.cpu_lib.all;
entity reg is
port(
    a : in bit16;
    clk : in std logic;
    q : out bit16 );
end reg;
architecture rt1 of reg is
begin
regproc : process
begin
wait until clk'event and clk = '1';
q <= a after 1 ns;</pre>
end process;
End rt1;
```

# 2.4.2. 寄存器阵列 AYRREGAR

在执行指令时,寄存器中存储指令所处理的立即数,可对寄存器进行读或写操作。寄存器组相当于一个8 x 16 位的 RAM。当向 REGARRAY 的一个单元写数据时,首先输入 sel 作为单元地址,但 clk 上升沿到来时,输入数据就被写入到该单元中。 当从 REGARRAY 的一个地址单元中读出数据时,首先输入 sel 作为读单元的地址,然后使输出允许控制信号 en

为 1 ,这时数据就会在端口 Q 输出。寄存器阵列有两个独立进程,第一个进程模拟 RAM 存储数据,此进程中包含一个局部变量 RAMDATA ,它将存储的数据写到实体 REGARRAY,这时如果 clk 上升沿到来,则根据 SEL 选定的单元地址输入新的值。这个进程还将单元地址传给信号 TEMP-DATA,使数据传到下一个进程。

# 寄存器阵列 VHDL 程序

```
LIBRARY IEEE;
use IEEE.std logic 1164.all;
use IEEE.std_logic_unsigned.all;
use work.cpu_lib.all;
entity regarray is
port ( data: in bit16;
       sel : in t reg;
       en, clk : in std_logic;
       q : out bit16 );
end regarray;
architecture rtl of regarray is
type t_ram is array (0 to 7) of bit16;
signal temp data : bit16;
begin
process (clk, sel )
   variable ramdata : t_ram;
begin
   if clk'event and clk = '1' then ramdata(conv_integer(sel)) := data;
   temp_data <= ramdata (conv_integer(sel)) after 1 ns ;</pre>
end process;
process(en, temp_data)
begin
   if en = '1' then q <= temp_data after 1 ns;</pre>
   else q <= "ZZZZZZZZZZZZZZZZ" after 1 ns ;</pre>
   end if;
end process;
end rtl;
```





图 2.4.2 寄存器阵列实体结构(上)与 RTL图(下)

# 时序仿真



# 2.5. 移位寄存器

实体移位寄存器 SHIFT 在 CPU 中实现移位和循环操作。 SHIFT 的输入总线为 16 位,输出总线也是 16 位,输入信号 sel 决定执行哪一种转移。 移位的类型有通过、左移和右移、左循环右移和右循环右移。方式 shiftpass 使移位器输入数据直接传给输出,不执行任何移位操作。SHL 和 SHR 决定了移位器是左移还是右移。 ROTL 和 ROTR 决定是左循环还是右循环。

移位寄存器 VHDL 程序 Shift.vhd

architecture rtl of shift is

```
begin
shftproc : process(a, sel)
begin
    case sel is
        when shftpass => y <= a after 1 ns;
         when sftl => y <= a(14 downto 0) & after 1 ns;
         when sfrr => y <= '0' & a(15 downto 1) after 1 ns;
        when rotl \Rightarrow y \Leftarrow a(14 downto 1) & a(15) after 1 ns;
         when rotr \Rightarrow y \Leftarrow a(0) & a(15 downto 1) after 1 ns;
        when others => y <= "0000000000000" after 1 ns;
    end case ;
    end process;
end rt1;
移位寄存器 RTL 图
                                                                  Selector0
                               sel.sftl
  shift
                               sel.rotl
                                                                   SEL[3..0]
     a[15..0] y[15..0]
                               sel.rotr
                                                                            OUT
                               a[15..0]
                               sel.sftr
                                                                   DATA[3..0]
                          sel.shftpass
   inst
                                                                     SELECTOR
```

图 2.5 移位寄存器实体结构(左)与 RTL 图(右)

### 移位寄存器 时序仿真



图 移位寄存器 时序仿真

# 三、部件的整合

顶层结构的 bdf 文件如下:



四、仿真与下载验证